# **Specifications**

### **PCI-DAS6013 PCI-DAS6014**



Document Revision 1, May, 2003 © Copyright 2003, Measurement Computing Corporation

## **Specifications**

Typical for 25°C unless otherwise specified.

### **Analog Input Section**

| A/D converter          | Successive Approximation type, min 200kS/s conversion rate.                                                                                                                                                                            |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Resolution             | 16 bits, 1-in-65536                                                                                                                                                                                                                    |
| Number of channels     | 16 single ended /8 differential, Software selectable                                                                                                                                                                                   |
| Input ranges           | ±10V, ±5V, ±500mV, ±50mV, Software selectable                                                                                                                                                                                          |
| A/D pacing             | <ul> <li>Internal counter – ASIC. Software selectable time base:</li> <li>Internal 40MHz, 50ppm stability</li> <li>External Source via AUXIN&lt;5:0&gt;, Software selectable.</li> <li>External convert strobe: A/D CONVERT</li> </ul> |
|                        | Software paced                                                                                                                                                                                                                         |
| Burst mode             | Software selectable option, burst rate = $5\mu$ s.                                                                                                                                                                                     |
| A/D Gate Sources       | External digital: A/D GATE                                                                                                                                                                                                             |
| A/D gating modes       | External digital: Programmable, active high or active low, level or edge                                                                                                                                                               |
| A/D tries and transfer | External digital: A/D START TRIGGER                                                                                                                                                                                                    |
| A/D trigger sources    | A/D STOP TRIGGER                                                                                                                                                                                                                       |
| A/D triggering modes   | External digital: Software-configurable for rising or falling edge.                                                                                                                                                                    |
| A/D triggering modes   | Pre-/Post-trigger: Unlimited number of pre-trigger samples, 16 Meg post-trigger samples.                                                                                                                                               |
| ADC Pacer Out          | Available at user connector: A/D PACER OUT                                                                                                                                                                                             |
| RAM buffer size        | 8K samples                                                                                                                                                                                                                             |
| Data transfer          | DMA                                                                                                                                                                                                                                    |
| Data transfer          | Programmed I/O                                                                                                                                                                                                                         |
| DMA Modes              | Demand or Non-Demand using scatter gather.                                                                                                                                                                                             |
| Configuration Memory   | Up to 8K elements. Programmable channel, gain, and offset                                                                                                                                                                              |
| Streaming-to-disk rate | 200kS/s, system dependent                                                                                                                                                                                                              |

#### **Accuracy**

200 kS/s sampling rate, single channel operation and a 15-minute warm-up. Accuracies listed are for measurements made following an internal calibration. They are valid for operational temperatures within  $\pm 1^{\circ}$ C of internal calibration temperature and  $\pm 10^{\circ}$ C of factory calibration temperature. Calibrator test source high side tied to Channel 0 High and low side tied to Channel 0 Low. Low-level ground is tied to Channel 0 Low at the user connector.

Table 1 – Absolute Accuracy

| Range  | Absolute Accuracy |
|--------|-------------------|
| ±10V   | ±29.4 LSB         |
| ±5V    | ±13.1 LSB         |
| ±500mV | ±30.9 LSB         |
| ±50mV  | ±45.2 LSB         |

Table 2 – Absolute Accuracy Components - All values are (±)

| Range  | % of<br>Reading | Offset<br>(μV) | Averaged<br>Noise +<br>Quantization<br>(µV) 1 | Temp Drift<br>(%/DegC) | Absolute<br>Accuracy at FS<br>(mV) |
|--------|-----------------|----------------|-----------------------------------------------|------------------------|------------------------------------|
| ±10V   | 0.070           | 1800           | 180                                           | 0.001                  | 8.984                              |
| ±5V    | 0.020           | 918            | 85                                            | 0.001                  | 2.003                              |
| ±500mV | 0.070           | 109            | 12                                            | 0.001                  | 0.471                              |
| ±50mV  | 0.070           | 27             | 7                                             | 0.001                  | 0.069                              |

Averaged measurements assume averaging of 100 single-channel readings

Each PCI-DAS6014/6013 is tested at the factory to assure the board's overall error does not exceed accuracy limits described in Table 1 above.

Table 3 – Differential non-linearity

| All Ranges       | $\pm 0.5$ LSB ty,p $\pm 1.0$ LSB max |
|------------------|--------------------------------------|
| No Missing Codes | 16 bits, guaranteed                  |

**System Throughput** 

| Joseph Inioughput |                                       |                                                  |                |
|-------------------|---------------------------------------|--------------------------------------------------|----------------|
| Condition         |                                       | Calibration Coefficients                         | ADC Rate (max) |
| 1.                | Single channel, single input range    | Per specified range                              | 200 kS/s       |
| 2.                | Multiple channel, single input range  | Per specified range                              | 200 kS/s       |
| 3.                | Single channel, multiple input ranges | Default to value for cbAInScan() range parameter | 200 kS/s       |

**Note:** For conditions 1-2 above, specified accuracy is maintained at rated throughput. Condition 3 applies a calibration coefficient which corresponds to the range value selected in cbAInScan (). This coefficient remains unchanged throughout the scan. Increased settling times may occur during gain-switching operations.

#### **Settling Time**

Settling time is defined as the time required for a channel to settle to within a specified accuracy in response to a full-scale (FS) step. Two channels are scanned at the specified rate. A –FS DC signal is presented to Channel 1; a +FS DC signal is presented to Channel 0.

|                          |        | Accuracy   |            |
|--------------------------|--------|------------|------------|
| Condition                | Range  | ±0.0031%   | ±0.0062%   |
|                          |        | (±2.0 LSB) | (±4.0 LSB) |
| Same range to same range | ±10V   | 5μs typ    | *          |
|                          | ±5V    | 5μs max    | *          |
|                          | ±500mV | 5μs typ    | *          |
|                          | ±50mV  | *          | 5μs typ    |

#### **Parametrics**

|                                            | 1                                     |
|--------------------------------------------|---------------------------------------|
| Max working voltage (signal + common-mode) | ±11V                                  |
|                                            | ±10V Range: 85dB                      |
| CMRR @ 60Hz                                | ±5V Range: 85dB                       |
| CIVIRK (W 0011Z                            | ±500mV Range: 93dB                    |
|                                            | ±50mV Range: 93dB                     |
| Small signal bandwidth, all ranges         | 425 kHz                               |
| Input coupling                             | DC                                    |
|                                            | 100 GOhm in normal operation.         |
| Input impedance                            | 2 kOhm typ in powered off or overload |
|                                            | condition.                            |
| Input bias current                         | ±200pA                                |
| Input offset current                       | ±100pA                                |
|                                            | ±25V powered on, ±15V powered off.    |
| Absolute maximum input valtage             | Protected Inputs:                     |
| Absolute maximum input voltage             | ■ CH<15:0> IN                         |
|                                            | <ul> <li>AISENSE</li> </ul>           |
| Crosstalk                                  | Adjacent Channels: -75dB              |
| Clossiaik                                  | All other Channels: -90dB             |

#### **Noise Performance**

Table 4 below summarizes the noise performance for the PCI-DAS6014/6013. Noise distribution is determined by gathering 50K samples with inputs tied to ground at the user connector. Samples are gathered at the maximum specified single-channel-sampling rate. Specification applies to both single-ended and differential modes of operation.

| Range  | Typical Counts | LSBrms |
|--------|----------------|--------|
| ±10V   | 7              | 0.9    |
| ±5V    | 7              | 0.9    |
| ±500mV | 11             | 1.1    |
| ±50mV  | 45             | 6.7    |

### **Analog Output Section (PCI-DAS6014 only)**

| D/A Converter type              | Double-buffered, multiplying       |
|---------------------------------|------------------------------------|
| Resolution                      | 16 bits, 1-in-65536                |
| Number of Channels              | 2 voltage output                   |
| Voltage Range                   | ±10V                               |
| Monotonicity                    | 16-bits, guaranteed monotonic      |
| DNL                             | ±2 LSB typ                         |
| Slew Rate                       | 15V/μs min                         |
| Settling Time (full scale step) | 8 μs to ±1.0 LSB accuracy          |
| Noise                           | 360uVrms, DC to 400kHz BW          |
| Glitch Energy                   | 200mV @ 1μs duration, mid-scale    |
| Current Drive                   | ±5 mA                              |
| Output short-circuit duration   | Indefinite @25mA                   |
| Output coupling                 | DC                                 |
| Output impedance                | 0.1 ohms max                       |
| Power up and reset              | DACs cleared to 0 volts ±250mV max |

Table 5 – Analog Output Absolute Accuracy

| Range | Absolute Accuracy |
|-------|-------------------|
| ±10V  | ±12.6 LSB         |

Table 6 – Absolute Accuracy Components

| Ranç | ge | % of Reading<br>(1 year) | Offset<br>(mV) | Temp<br>Drift<br>(%/DegC) | Absolute Accuracy at FS (mV) |
|------|----|--------------------------|----------------|---------------------------|------------------------------|
| ±10V |    | ±0.02                    | ±1.9           | ±0.0005                   | ±3.84                        |

Each PCI-DAS6014 is tested at the factory to assure the board's overall error does not exceed the absolute accuracy specification listed in Table 5.

Table 7 – Relative Accuracy

| Range | Relative Accuracy |
|-------|-------------------|
| ±10V  | ±3.0 LSB, typ     |

Relative accuracy is defined as the measured deviation from a straight line drawn between measured endpoints of the transfer function.

**Analog Output Pacing and Triggering** 

| Analog Output i acing             | <del> </del>                                                  |
|-----------------------------------|---------------------------------------------------------------|
|                                   | Internal counter – ASIC. Selectable time base:                |
| DAC pacing                        | <ul> <li>Internal 40MHz, 50ppm stability.</li> </ul>          |
|                                   | External Source via AUXIN<5:0>, SW selectable.                |
| (SW programmable)                 | External convert strobe: D/A UPDATE                           |
|                                   | Software paced                                                |
| DAC gate Source                   | External digital: D/A START TRIGGER                           |
| (Software programmable)           | Software gated                                                |
| DAC acting and dec                | External digital:                                             |
| DAC gating modes                  | Programmable, active high or active low, level or edge        |
| DAC trigger sources               | External digital: D/A START TRIGGER                           |
| DAC trigger sources               | Software triggered                                            |
| DAC triggering modes              | External digital: Software-configurable for rising or falling |
| 2 2 28 2 2 2 2 2                  | edge.                                                         |
| DAC pacer Out                     | Available at user connector: D/A PACER OUT                    |
| RAM Buffer Size                   | 16K samples                                                   |
|                                   | DMA                                                           |
| Data transfer                     | Programmed I/O                                                |
| Data transfer                     | Update DACs individually or simultaneously, software          |
|                                   | Selectable.                                                   |
| DMA Modes                         | Demand or Non-Demand using scatter gather.                    |
| Waveform generation<br>Throughput | 10 kS/s max per channel, 2 channels simultaneous              |

### **Analog Input / Output Calibration**

| Recommended warm-up time      | 15 minutes                                                                                             |
|-------------------------------|--------------------------------------------------------------------------------------------------------|
| Calibration                   | Auto-calibration, calibration factors for each range stored on board in non-volatile RAM.              |
|                               | DC Level: 10.000V± 5mv. Actual measured values stored in EEPROM.  Tempco: 5ppm/°C max, 2ppm/°C typical |
| Onboard calibration reference |                                                                                                        |
|                               | Long-term stability: 15ppm, T = 1000 hrs, non-cumulative                                               |
| Calibration interval          | 1 year                                                                                                 |

### **Digital Input / Output**

| Digital Type:                      | Discrete, 5V/TTL compatible                                                                                                                                                                     |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Number of I/O                      | 8                                                                                                                                                                                               |
| Configuration                      | 8 bits, independently programmable for input or output. All pins pulled up to +5V via 47K resistors (default). Positions available for pull down to ground. Hardware selectable via solder gap. |
| Input high voltage                 | 2.0V min, 7.0V absolute max                                                                                                                                                                     |
| Input low voltage                  | 0.8V max, -0.5V absolute min                                                                                                                                                                    |
| Output high voltage (IOH = - 32mA) | 3.80V min, 4.20V typ                                                                                                                                                                            |
| Output low voltage (IOL = 32mA)    | 0.55V max, 0.22V typ                                                                                                                                                                            |
| Data Transfer                      | Programmed I/O                                                                                                                                                                                  |
| Power-up / reset state             | Input mode (high impedance)                                                                                                                                                                     |

### **Interrupt Section**

| Interrupts                                        | PCI INTA# - mapped to IRQn via PCI BIOS at boot-time                                                  |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------|
| Interrupt enable                                  | Programmable through PLX9080                                                                          |
|                                                   | <b>DAQ_ACTIVE:</b> Interrupt is generated when a DAQ sequence is active.                              |
|                                                   | <b>DAQ_STOP:</b> Interrupt is generated when A/D Stop Trigger In is detected.                         |
|                                                   | <b>DAQ_DONE:</b> Interrupt is generated when a DAQ sequence completes.                                |
| ADC Interrupt sources (Software Programmable)     | <b>DAQ_FIFO_1/4_FULL:</b> Interrupt is generated when ADC FIFO is ½ full.                             |
|                                                   | <b>DAQ_SINGLE:</b> Interrupt is generated after each conversion completes.                            |
|                                                   | <b>DAQ_EOSCAN:</b> Interrupt is generated after the last channel is converted in multi-channel scans. |
|                                                   | <b>DAQ_EOSEQ:</b> Interrupt is generated after each interval delay during multi-channel scans.        |
|                                                   | <b>DAC_ACTIVE:</b> Interrupt is generated when DAC waveform circuitry is active.                      |
| DAC Interrupt sources (PCI-DAS6014 Only, Software | <b>DAC_DONE:</b> Interrupt is generated when a DAC sequence completes.                                |
| Programmable)                                     | <b>DAC_FIFO_1/4_EMPTY:</b> Interrupt is generated DAC FIFO is ½ empty.                                |
|                                                   | <b>DAC_HIGH_CHANNEL:</b> Interrupt is generated when the DAC high channel output is updated.          |

#### **Counter Section**

| User counter type                     | 82C54                                                 |
|---------------------------------------|-------------------------------------------------------|
| Number of Channels                    | 2                                                     |
| Resolution                            | 16-bits                                               |
| Compatibility                         | 5V/TTL                                                |
| CTRn base clock source                | Internal 10MHz, Internal 100KHz or External connector |
| (Software selectable)                 | (CTRn CLK)                                            |
| Internal 10MHz clock source stability | 50ppm                                                 |
| Counter n Gate                        | Available at connector (CTRn GATE).                   |
| Counter n Output                      | Available at connector (CTRn OUT).                    |
| Clock input frequency                 | 10 MHz max                                            |
| High pulse width (clock input)        | 15ns min                                              |
| Low pulse width (clock input)         | 25ns min                                              |
| Gate width high                       | 25ns min                                              |
| Gate width low                        | 25ns min                                              |
| Input low voltage                     | 0.8V max                                              |
| Input high voltage                    | 2.0V min                                              |
| Output low voltage                    | 0.4V max                                              |
| Output high voltage                   | 3.0V min                                              |

# Configurable AUXIN<5:0>, AUXOUT<2:0> External Trigger/Clocks

The PCI-DAS6014/6013 provides nine user-configurable Trigger/Clock pins available at the 100-pin I/O connector. Of these, six are configurable as inputs while three are configurable as outputs.

| AUXIN<5:0> Sources (SW selectable)  | <ul> <li>A/D CONVERT: External ADC convert strobe</li> <li>A/D TIMEBASE IN: External ADC pacer timebase</li> <li>A/D START TRIGGER: ADC Start Trigger</li> <li>A/D STOP TRIGGER: ADC Stop Trigger</li> <li>A/D PACER GATE: External ADC gate</li> <li>D/A START TRIGGER DAC trigger/gate</li> <li>D/A UPDATE: DAC update strobe</li> <li>D/A TIMEBASE IN: External DAC pacer timebase</li> </ul>                                                                                                                                                                        |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AUXOUT<2:0> Sources (SW selectable) | <ul> <li>STARTSCAN: A pulse indicating start of conversion</li> <li>SSH: Active signal that terminates at the start of the last conversion in a scan.</li> <li>A/D STOP: Indicates end of scan</li> <li>A/D CONVERT: ADC convert pulse</li> <li>SCANCLK: Delayed version of ADC convert</li> <li>CTR1 CLK: CTR1 clock source</li> <li>D/A UPDATE: D/A update pulse</li> <li>CTR2 CLK: CTR2 clock source</li> <li>A/D START TRIGGER: ADC Start Trigger Out</li> <li>A/D STOP TRIGGER: DAC Start Trigger Out</li> <li>D/A START TRIGGER: DAC Start Trigger Out</li> </ul> |
| Default Selections:                 | AUXIN0: A/D CONVERT  AUXIN1: A/D START TRIGGER  AUXIN2: A/D STOP TRIGGER  AUXIN3: D/A UPDATE  AUXIN4: D/A START TRIGGER  AUXIN5: A/D PACER GATE  AUXOUT0: D/A UPDATE  AUXOUT1: A/D CONVERT  AUXOUT2: SCANCLK                                                                                                                                                                                                                                                                                                                                                            |
| Compatibility                       | 5V/TTL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Edge-sensitive polarity             | Rising/falling, software selectable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Level-sensitive polarity            | Active high/active low, software selectable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Minimum input pulse width           | 37.5ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

### **Power Consumption**

| +5V                            | 0.9A typical, 1.1A max Does not include power consumed through the I/O connector. |
|--------------------------------|-----------------------------------------------------------------------------------|
| +5V available at I/O connector | 1A max, protected with a resettable fuse                                          |

### **Environmental**

| Operating Temperature Range | 0 to 55°C               |
|-----------------------------|-------------------------|
| Storage Temperature Range   | -20 to 70°C             |
| Humidity                    | 0 to 90% non-condensing |

### **Mechanical**

| Card dimensions | PCI half card: 174.4mm(L) x 100.6mm(W) x11.65mm(H) |
|-----------------|----------------------------------------------------|
|-----------------|----------------------------------------------------|

### **Main Connector and Pin Out**

| Connector type                  | Shielded SCSI 100 D-Type                                                 |
|---------------------------------|--------------------------------------------------------------------------|
| Compatible Cables               | C100HD50-x, unshielded ribbon cable. $x = 3$ or 6 feet                   |
| Companible Cables               | C100MMS-x, shielded round cable. $x = 1, 2 \text{ or } 3 \text{ meters}$ |
|                                 | ISO-RACK16/P                                                             |
|                                 | ISO-DA02/P (PCI-DAS6014 only)                                            |
| Commetible conservations durate | BNC-16SE                                                                 |
| Compatible accessory products   | BNC-16DI                                                                 |
| (with C100HD50-xx cable)        | CIO-MINI50                                                               |
|                                 | CIO-TERM100                                                              |
|                                 | SCB-50                                                                   |
| Compatible accessory products   | SCB-100                                                                  |
| (with C100MMS-x cable)          | SCD-100                                                                  |

#### **8 Channel Differential Mode**

| Pin | Signal Name                | Pin | Signal Name |
|-----|----------------------------|-----|-------------|
| 1   | LLGND                      | 51  | n/c         |
| 2   | CH0 IN HI                  | 52  | n/c         |
| 3   | CH0 IN LO                  | 53  | n/c         |
| 4   | CH1 IN HI                  | 54  | n/c         |
| 5   | CH1 IN LO                  | 55  | n/c         |
| 6   | CH2 IN HI                  | 56  | n/c         |
| 7   | CH2 IN LO                  | 57  | n/c         |
| 8   | CH3 IN HI                  | 58  | n/c         |
| 9   | CH3 IN LO                  | 59  | n/c         |
| 10  | CH4 IN HI                  | 60  | n/c         |
| 11  | CH4 IN LO                  | 61  | n/c         |
| 12  | CH5 IN HI                  | 62  | n/c         |
| 13  | CH5 IN LO                  | 63  | n/c         |
| 14  | CH6 IN HI                  | 64  | n/c         |
| 15  | CH6 IN LO                  | 65  | n/c         |
| 16  | CH7 IN HI                  | 66  | n/c         |
| 17  | CH7 IN HI<br>CH7 IN LO     | 67  |             |
|     |                            |     | n/c         |
| 18  | LLGND                      | 68  | n/c         |
| 19  | n/c                        | 69  | n/c         |
| 20  | n/c                        | 70  | n/c         |
| 21  | n/c                        | 71  | n/c         |
| 22  | n/c                        | 72  | n/c         |
| 23  | n/c                        | 73  | n/c         |
| 24  | n/c                        | 74  | n/c         |
| 25  | n/c                        | 75  | n/c         |
| 26  | n/c                        | 76  | n/c         |
| 27  | n/c                        | 77  | n/c         |
| 28  | n/c                        | 78  | n/c         |
| 29  | n/c                        | 79  | n/c         |
| 30  | n/c                        | 80  | n/c         |
| 31  | n/c                        | 81  | n/c         |
| 32  | n/c                        | 82  | n/c         |
| 33  | n/c                        | 83  | n/c         |
| 34  | n/c                        | 84  | n/c         |
| 35  | AISENSE                    | 85  | DIO0        |
| 36  | D/A OUT 0*                 | 86  | DIO1        |
| 37  | D/A GND*                   | 87  | DIO2        |
| 38  | D/A OUT1*                  | 88  | DIO3        |
| 39  | PC +5 V                    | 89  | DIO4        |
| 40  | AUXOUT0 / D/A PACER OUT    | 90  | DIO5        |
| 41  | AUXOUT1 / A/D PACER OUT    | 91  | DIO6        |
| 42  | AUXOUT2 / SCANCLK          | 92  | DIO7        |
| 43  | AUXIN0 / A/D CONVERT       | 93  | CTR1 CLK    |
| 44  | n/c                        | 94  | CTR1 GATE   |
| 45  | AUXIN1 / A/D START TRIGGER | 95  | CTR1 OUT    |
| 46  | AUXIN2 / A/D STOP TRIGGER  | 96  | GND         |
| 47  | AUXIN3 / D/A UPDATE        | 97  | CTR2 CLK    |
| 48  | AUXIN4 / D/A START TRIGGER | 98  | CTR2 GATE   |
| 49  | AUXIN5 / A/D PACER GATE    | 99  | CTR2 OUT    |
| 50  | GND                        | 100 | GND         |
|     | U                          |     | V           |

<sup>\* =</sup> n/c on PCI-DAS6013

16 Channel Single-Ended Mode

| Pin | Signal Name                | Pin | Signal Name |
|-----|----------------------------|-----|-------------|
| 1   | LLGND                      | 51  | -           |
| 2   | CH0 IN                     | 52  | n/c         |
|     | CHO IN                     |     | n/c         |
| 3   |                            | 53  | n/c         |
| 5   | CH1 IN                     | 54  | n/c         |
|     | CH9 IN                     | 55  | n/c         |
| 6   | CH2 IN                     | 56  | n/c         |
| 7   | CH10 IN                    | 57  | n/c         |
| 8   | CH3 IN                     | 58  | n/c         |
| 9   | CH11 IN                    | 59  | n/c         |
| 10  | CH4 IN<br>CH12 IN          | 60  | n/c         |
| 11  |                            | 61  | n/c         |
| 12  | CH5 IN                     | 62  | n/c         |
| 13  | CH13 IN                    | 63  | n/c         |
| 14  | CH6 IN                     | 64  | n/c         |
| 15  | CH14 IN                    | 65  | n/c         |
| 16  | CH7 IN                     | 66  | n/c         |
| 17  | CH15 IN                    | 67  | n/c         |
| 18  | LLGND                      | 68  | n/c         |
| 19  | n/c                        | 69  | n/c         |
| 20  | n/c                        | 70  | n/c         |
| 21  | n/c                        | 71  | n/c         |
| 22  | n/c                        | 72  | n/c         |
| 23  | n/c                        | 73  | n/c         |
| 24  | n/c                        | 74  | n/c         |
| 25  | n/c                        | 75  | n/c         |
| 26  | n/c                        | 76  | n/c         |
| 27  | n/c                        | 77  | n/c         |
| 28  | n/c                        | 78  | n/c         |
| 29  | n/c                        | 79  | n/c         |
| 30  | n/c                        | 80  | n/c         |
| 31  | n/c                        | 81  | n/c         |
| 32  | n/c                        | 82  | n/c         |
| 33  | n/c                        | 83  | n/c         |
| 34  | n/c                        | 84  | n/c         |
| 35  | AISENSE                    | 85  | DIO0        |
| 36  | D/A OUT 0*                 | 86  | DIO1        |
| 37  | D/A GND*                   | 87  | DIO2        |
| 38  | D/A OUT1*                  | 88  | DIO3        |
| 39  | PC +5 V                    | 89  | DIO4        |
| 40  | AUXOUT0 / D/A PACER OUT    | 90  | DIO5        |
| 41  | AUXOUT1 / A/D PACER OUT    | 91  | DIO6        |
| 42  | AUXOUT2 / SCANCLK          | 92  | DIO7        |
| 43  | AUXIN0 / A/D CONVERT       | 93  | CTR1 CLK    |
| 44  | n/c                        | 94  | CTR1 GATE   |
| 45  | AUXIN1 / A/D START TRIGGER | 95  | CTR1 OUT    |
| 46  | AUXIN2 / A/D STOP TRIGGER  | 96  | GND         |
| 47  | AUXIN3 / D/A UPDATE        | 97  | CTR2 CLK    |
| 48  | AUXIN4 / D/A START TRIGGER | 98  | CTR2 GATE   |
| 49  | AUXIN5 / A/D PACER GATE    | 99  | CTR2 OUT    |
| 50  | GND                        | 100 | GND         |

<sup>\* =</sup> n/c on PCI-DAS6013

Measurement Computing Corporation 16 Commerce Boulevard, Middleboro, Massachusetts 02346 (508) 946-5100

Fax: (508) 946-9500

E-mail: info@measurementcomputing.com www.measurementcomputing.com